Time-interleaved SAR ADC with Signal Independent Background Timing Calibration

Time-interleaved SAR ADC with Signal Independent Background Timing Calibration
Author :
Publisher :
Total Pages : 0
Release :
ISBN-13 : 9798582546061
ISBN-10 :
Rating : 4/5 ( Downloads)

Book Synopsis Time-interleaved SAR ADC with Signal Independent Background Timing Calibration by : Christopher Kaiti Su

Download or read book Time-interleaved SAR ADC with Signal Independent Background Timing Calibration written by Christopher Kaiti Su and published by . This book was released on 2020 with total page 0 pages. Available in PDF, EPUB and Kindle. Book excerpt: This thesis describes a background-calibration technique that overcomes timing errors in time-interleaved analog-to-digital converters (ADCs) in a way that is almost independent of the user-provided ADC input signal. Additive dither is widely used to achieve signal-independent background calibration of many errors in data converters [1]. For example, this technique has been used to calibrate for gain mismatch in time-interleaved ADCs [2]. In most cases, however, binary dither has been used, and binary dither is not able to detect timing errors when the user-provided ADC input is zero or constant because timing errors do not produce amplitude errors when the ADC input is constant. This thesis presents a study of the use of a random ramp-based dither signal to calibrate for timing errors in time-interleaved ADCs. To demonstrate the dither-based timing calibration, a prototype 10-bit 500-MS/s 4-channel ADC was fabricated in 40-nm CMOS. With the proposed timing calibration, the Signal-to-Noise-and-Distortion Ratio (SNDR) is 50.1 dB with a user-provided input at 249 MHz while consuming 6.2 mW, giving a figure of merit (FoM) of 48.4 fJ/step. Disabling the ramp after the timing calibration converges improves the SNDR to 51 dB and reduces the power dissipation to 5.8 mW as well as the FoM to 39.8 fJ/step. [1] H. E. Hilton, "A 10-MHz Analog-to-Digital Converter with 110-dB Linearity," Hewlett-Packard Journal, vol. 44, No. 5, pp. 105-112, Oct. 1993. [2] D. Fu, K. C. Dyer, P. J. Hurst, and S. H. Lewis, "A Digital Background Calibration Technique for Time-Interleaved Analog-to-Digital Converters," IEEE J. of Solid-State Circuits, vol. 33, No. 12, pp.1904-1911, Dec. 1998.


Time-interleaved SAR ADC with Signal Independent Background Timing Calibration Related Books

Time-interleaved SAR ADC with Signal Independent Background Timing Calibration
Language: en
Pages: 0
Authors: Christopher Kaiti Su
Categories:
Type: BOOK - Published: 2020 - Publisher:

DOWNLOAD EBOOK

This thesis describes a background-calibration technique that overcomes timing errors in time-interleaved analog-to-digital converters (ADCs) in a way that is a
12-bit 600ms/s Time-interleaved Sar Adc with Background Timing Skew Calibration
Language: en
Pages:
Authors: 魏衍昕
Categories:
Type: BOOK - Published: 2014 - Publisher:

DOWNLOAD EBOOK

Background Calibration of Timing Skew in Time-interleaved A/D Converters
Language: en
Pages: 155
Authors: Manar Ibrahim El-Chammas
Categories:
Type: BOOK - Published: 2010 - Publisher: Stanford University

DOWNLOAD EBOOK

The increasing data rate of wireline communication systems leads to more inter-symbol interference, due to the dispersive properties of the communication channe
A 7b 4.5-GS/s 4× Interleaved SAR ADC with Fully On-Chip Background Timing-Skew Calibration
Language: en
Pages: 0
Calibration Techniques for Time-Interleaved SAR A/D Converters
Language: en
Pages: 228
Authors: Dusan Vlastimir Stepanovic
Categories:
Type: BOOK - Published: 2012 - Publisher:

DOWNLOAD EBOOK

Benefits of technology scaling and the flexibility of digital circuits favor the digital signal processing in many applications, placing additional burden to th