Technology Mapping, Design for Testability, and Circuit Optimizations for NULL Convention Logic Based Architectures

Technology Mapping, Design for Testability, and Circuit Optimizations for NULL Convention Logic Based Architectures
Author :
Publisher :
Total Pages : 204
Release :
ISBN-13 : 1321358857
ISBN-10 : 9781321358858
Rating : 4/5 (58 Downloads)

Book Synopsis Technology Mapping, Design for Testability, and Circuit Optimizations for NULL Convention Logic Based Architectures by : Farhad Alibeygi Parsan

Download or read book Technology Mapping, Design for Testability, and Circuit Optimizations for NULL Convention Logic Based Architectures written by Farhad Alibeygi Parsan and published by . This book was released on 2014 with total page 204 pages. Available in PDF, EPUB and Kindle. Book excerpt: Delay-insensitive asynchronous circuits have been the target of a renewed research effort because of the advantages they offer over traditional synchronous circuits. Minimal timing analysis, inherent robustness against power-supply, temperature, and process variations, reduced energy consumption, less noise and EMI emission, and easy design reuse are some of the benefits of these circuits. NULL Convention Logic (NCL) is one of the mainstream asynchronous logic design paradigms that has been shown to be a promising method for designing delay-insensitive asynchronous circuits. This dissertation investigates new areas in NCL design and test and is made of three sections. The first section discusses different CMOS implementations of NCL gates and proposes new circuit techniques to enhance their operation. The second section focuses on mapping multi-rail logic expressions to a standard NCL gate library, which is a form of technology mapping for a category of NCL design automation flows. Finally, the last section proposes design for testability techniques for a recently developed low-power variant of NCL called Sleep Convention Logic (SCL).


Technology Mapping, Design for Testability, and Circuit Optimizations for NULL Convention Logic Based Architectures Related Books

Technology Mapping, Design for Testability, and Circuit Optimizations for NULL Convention Logic Based Architectures
Language: en
Pages: 204
Authors: Farhad Alibeygi Parsan
Categories: Asynchronous circuits
Type: BOOK - Published: 2014 - Publisher:

DOWNLOAD EBOOK

Delay-insensitive asynchronous circuits have been the target of a renewed research effort because of the advantages they offer over traditional synchronous circ
Design for Testability, Debug and Reliability
Language: en
Pages: 164
Authors: Sebastian Huhn
Categories: Technology & Engineering
Type: BOOK - Published: 2021-04-19 - Publisher: Springer Nature

DOWNLOAD EBOOK

This book introduces several novel approaches to pave the way for the next generation of integrated circuits, which can be successfully and reliably integrated,
Logic Synthesis and Verification
Language: en
Pages: 474
Authors: Soha Hassoun
Categories: Computers
Type: BOOK - Published: 2001-11-30 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Research and development of logic synthesis and verification have matured considerably over the past two decades. Many commercial products are available, and th
Digital Integrated Circuit Design
Language: en
Pages: 878
Authors: Hubert Kaeslin
Categories: Technology & Engineering
Type: BOOK - Published: 2008-04-28 - Publisher: Cambridge University Press

DOWNLOAD EBOOK

This practical, tool-independent guide to designing digital circuits takes a unique, top-down approach, reflecting the nature of the design process in industry.
Application and Theory of Petri Nets 2002
Language: en
Pages: 506
Authors: Javier Esparza
Categories: Computers
Type: BOOK - Published: 2003-08-02 - Publisher: Springer

DOWNLOAD EBOOK