Layout Optimization in VLSI Design

Layout Optimization in VLSI Design
Author :
Publisher : Springer Science & Business Media
Total Pages : 292
Release :
ISBN-13 : 9781475734157
ISBN-10 : 1475734158
Rating : 4/5 (58 Downloads)

Book Synopsis Layout Optimization in VLSI Design by : Bing Lu

Download or read book Layout Optimization in VLSI Design written by Bing Lu and published by Springer Science & Business Media. This book was released on 2013-06-29 with total page 292 pages. Available in PDF, EPUB and Kindle. Book excerpt: Introduction The exponential scaling of feature sizes in semiconductor technologies has side-effects on layout optimization, related to effects such as inter connect delay, noise and crosstalk, signal integrity, parasitics effects, and power dissipation, that invalidate the assumptions that form the basis of previous design methodologies and tools. This book is intended to sample the most important, contemporary, and advanced layout opti mization problems emerging with the advent of very deep submicron technologies in semiconductor processing. We hope that it will stimulate more people to perform research that leads to advances in the design and development of more efficient, effective, and elegant algorithms and design tools. Organization of the Book The book is organized as follows. A multi-stage simulated annealing algorithm that integrates floorplanning and interconnect planning is pre sented in Chapter 1. To reduce the run time, different interconnect plan ning approaches are applied in different ranges of temperatures. Chapter 2 introduces a new design methodology - the interconnect-centric design methodology and its centerpiece, interconnect planning, which consists of physical hierarchy generation, floorplanning with interconnect planning, and interconnect architecture planning. Chapter 3 investigates a net-cut minimization based placement tool, Dragon, which integrates the state of the art partitioning and placement techniques.


Layout Optimization in VLSI Design Related Books

Layout Optimization in VLSI Design
Language: en
Pages: 292
Authors: Bing Lu
Categories: Computers
Type: BOOK - Published: 2013-06-29 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Introduction The exponential scaling of feature sizes in semiconductor technologies has side-effects on layout optimization, related to effects such as inter co
A practical approach to layout optimization
Language: en
Pages: 12
Authors: Rajeev Govindan
Categories: Integrated circuits
Type: BOOK - Published: 1992 - Publisher:

DOWNLOAD EBOOK

Extensive experiments demonstrate the feasibility of our method. We discuss extensions of our approach to other problems of VLSI design."
Layout Optimization in Ultra Deep Submicron VLSI Design
Language: en
Pages:
Authors: Di Wu
Categories:
Type: BOOK - Published: 2006 - Publisher:

DOWNLOAD EBOOK

As fabrication technology keeps advancing, many deep submicron (DSM) effects have become increasingly evident and can no longer be ignored in Very Large Scale I
Layout Optimization and Planning in Deep Sub-micron VLSI Designs
Language: en
Pages: 284
Authors: Chin-Chih Chang
Categories:
Type: BOOK - Published: 2002 - Publisher:

DOWNLOAD EBOOK

VLSI Physical Design: From Graph Partitioning to Timing Closure
Language: en
Pages: 329
Authors: Andrew B. Kahng
Categories: Technology & Engineering
Type: BOOK - Published: 2022-06-14 - Publisher: Springer Nature

DOWNLOAD EBOOK

The complexity of modern chip design requires extensive use of specialized software throughout the process. To achieve the best results, a user of this software