3D Stacked Memories for Digital Signal Processors

3D Stacked Memories for Digital Signal Processors
Author :
Publisher :
Total Pages : 97
Release :
ISBN-13 : OCLC:856023009
ISBN-10 :
Rating : 4/5 ( Downloads)

Book Synopsis 3D Stacked Memories for Digital Signal Processors by :

Download or read book 3D Stacked Memories for Digital Signal Processors written by and published by . This book was released on 2013 with total page 97 pages. Available in PDF, EPUB and Kindle. Book excerpt: Recently, three-dimensional (3D) integration technology has enabled researchers to explore novel architectures. Due to the growing memory requirements of modern signal processing applications, it was thought that digital signal processors (DSPs) could benefit from 3D memory integration technology where high-density memories are placed below processing cores. Until recently, it was believed that this integration could lower memory latencies by 45% to 60%, which would improve performance. 3D memory integration technology also allowed a large increase in the main memory bus width by using small through silicon vias (TSVs) instead of off-chip metal wires. This increase in the bus width meant each main memory request could bring more data into the last-level on-chip memory and improve the performance of streaming applications whose memory access behavior exhibits a large amount of spatial locality. My dissertation provides a more accurate 3D main memory model that demonstrates that the latency reduction of going from conventional DDR2 DRAM to 3D memory technology is roughly 4% instead of the often quoted 45% to 60%. With this model, I re-evaluate the performance impact of 3D main memory on DSPs and find the benefits from the latency savings are small. I next analyze current 3D main memory with Wide I/O, which can lower main memory latencies by 15.9% and greatly increase the main memory bus width. I demonstrate that using 3D main memory with Wide I/O and increasing the main memory bus width from 64 bits to 4,096 bits can improve the average performance of signal processing applications by 9.7%, but also increases average energy consumption by 2.6%. For energy-constraint DSPs that are often found in mobile devices, this increase may be unacceptable. To mitigate this energy increase, I propose novel techniques to dynamically scale the main memory bus width of a DSP based on the program phases of an application. These bandwidth scaling algorithms increase the main memory bus width during memory intense phases to improve performance and lower the bus width during compute intensive phases to improve energy efficiency. These algorithms can improve average DSP performance by 6.6% while increasing average energy consumption by only 0.5%.


3D Stacked Memories for Digital Signal Processors Related Books

3D Stacked Memories for Digital Signal Processors
Language: en
Pages: 97
Authors:
Categories:
Type: BOOK - Published: 2013 - Publisher:

DOWNLOAD EBOOK

Recently, three-dimensional (3D) integration technology has enabled researchers to explore novel architectures. Due to the growing memory requirements of modern
3D Stacked Memory
Language: en
Pages: 24
Authors:
Categories:
Type: BOOK - Published: 2015-04-01 - Publisher: LexInnova Technologies, LLC

DOWNLOAD EBOOK

Our report on 3D stacked memory technology covers the Intellectual Property (Patent) landscape of this rapidly evolving technology and monitors its various sub-
Handbook of Signal Processing Systems
Language: en
Pages: 1099
Authors: Shuvra S. Bhattacharyya
Categories: Technology & Engineering
Type: BOOK - Published: 2010-09-10 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

It gives me immense pleasure to introduce this timely handbook to the research/- velopment communities in the ?eld of signal processing systems (SPS). This is t
Design of 3D Integrated Circuits and Systems
Language: en
Pages: 302
Authors: Rohit Sharma
Categories: Technology & Engineering
Type: BOOK - Published: 2018-09-03 - Publisher: CRC Press

DOWNLOAD EBOOK

Three-dimensional (3D) integration of microsystems and subsystems has become essential to the future of semiconductor technology development. 3D integration req
Vertical 3D Memory Technologies
Language: en
Pages: 466
Authors: Betty Prince
Categories: Technology & Engineering
Type: BOOK - Published: 2014-08-13 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

The large scale integration and planar scaling of individual system chips is reaching an expensive limit. If individual chips now, and later terrabyte memory bl